IMPORTANT: Besides your calculator and the sheets you use for calculations you are only allowed to have an A4 sized "copy sheet" during this exam. Notes, problems and alike are not permitted. Please submit your "copy sheet" along with your solutions. You may get your "copy sheet" back after your solutions have been graded. **Do not forget to write down units!** 

## ELE222E INTRODUCTION TO ELECTRONICS (20748) Final Examination 29 May 2008 9.30-11.30 inci ÇİLESİZ, PhD, Başak BAŞYURT, MSE

- 1. Why is a semiconductor diode a one-way conducting device? Explain. (5 points)
- On a table compare and contrast BJT and MOSFET structures. Compare and contrast at least two properties or characteristics in each category, i.e., similarities and differences between BJT and MOSFET. (10 points)
- 3. Analysis/synthesis:
  - a. Analyze the OPAMP circuit shown on the right and express  $\mathbf{v_o}$  in terms of the resistors  $R_1, ..., R_4$ , and inputs  $x_1$  and  $x_2$ . (10 points)
  - b. Taking advantage of the analysis above, design an OPAMP circuit that will realize the function  $v_o=3x_3-2x_2-5x_1$ . Please use meaningful resistor values. (20 points)



4. Design a differential amplifier stage like the one shown on the right. Select the resistors such that,  $I_{C1}=I_{C2}\leq 0.5mA$  and

$$150 \le \left|A_d\right| = \left|\frac{v_{out}}{v_{in}}\right| \le 200$$
 . Make sure both transistors are in

active area using the selected collector resistor values. Calculate the CMRR. (30 points)

$$h_{FE} = h_{fe} = 100$$
,  $V_T = 25$  mV,  $|V_{BE}| = 0.6$  V,  $h_{oe} = h_{re} = 0$ .

5. Using NMOS transistors design a basic current mirror with  $V_{DD}=0$  V and  $-V_{SS}=-5$  V and  $I_{REF}=0.4$  mA. Let the two MOS transistors be identical with  $V_T=1$  V,  $\mu_n C_{ox}=20$   $\mu A/V^2$ ,  $V_A=20$  V, W=40  $\mu m$ , and L=10  $\mu m$ . Find the output resistance and  $V_{GS}$ . (25 points)



## **SOLUTIONS:**

- The answer can be found in books.
- 2. The answer can be found in books.
- 3. The function realized by the given circuit is found from solving

$$\frac{x_1 - v_-}{R_1} = \frac{v_- - v_o}{R_4} \text{ where } v_- = v_+ = \frac{R_3}{R_2 + R_3} x_2 \Rightarrow v_o = -\frac{R_4}{R_1} x_1 + \frac{R_3}{R_2 + R_3} \cdot \left(1 + \frac{R_4}{R_1}\right) x_2$$
 For example, if  $\frac{R_4}{R_1} = \frac{4k}{1k} = 4; \frac{R_3}{R_2 + R_3} = \frac{2k}{2k + 3k} = \frac{2}{5}$  then the circuit realizes the function  $v_o = 2x_2 - 4x_1$ 

In a similar way  $v_o = 3x_3 - 2x_2 - 5x_1$  can be realized by the OPAMP circuit below:



Now we have to find the R values:

## 4. First DC analysis:

$$\begin{split} \overline{I_{C1}} &= I_{C2} = \frac{h_{FE}}{h_{FE} + 1} \Bigg[ \frac{V_{CC} - V_{EB1}}{2R_E} \Bigg] = \frac{100}{101} \cdot \frac{10V - 0.6V}{2R_E} \le 0.5 mA \\ \text{Let's take } I_{C1} &= I_{C2} = \frac{100}{101} \cdot \frac{10V - 0.6V}{2R_E} = 0.5 mA \Rightarrow \underline{R_E} = 9k3 \Rightarrow r_{e1} = r_{e2} = \frac{25 mV}{0.5 mA} = \underline{\underline{500}} \\ \text{Let's take } \left| A_d \right| &= \left| \frac{V_{out}}{V_{in}} \right| = 200 \Rightarrow \frac{V_{out}}{V_{in}} = -\frac{R_C}{r_e} = -200 \Rightarrow R_C = 200 * r_e = \underline{\underline{10k}} \; . \end{split}$$

Let's see whether both T<sub>1</sub> and T<sub>2</sub> will be in the active area at DC:

 $V_{BC1}=V_{BC2}=-10V+R_CI_C=-10V+10k*0,5mA=-5V$ . Since the bases are at ground, there is large enough voltage difference between B and C of both transistors. Both BC junctions are reverse biased.  $T_1$  and  $T_2$  are both active.

$$CMRR = 20 \cdot \log \left| \frac{2R_E + r_e}{r_e} \right| = 20 \cdot \log \left| \frac{2*9k3 + 50}{50} \right| = \underbrace{51,4[dB]}_{=======}$$

## 5. My design looks like this:



We know for sure M<sub>1</sub> is in saturation because its Gate and Drain are shorted. For M<sub>1</sub>:

$$I_{D} = \frac{\mu_{n} C_{ox}}{2} \frac{W}{L} \left[ V_{GS} - V_{th} \right]^{2} \Rightarrow V_{GS} = V_{th} \pm \sqrt{\frac{I_{D}}{\frac{\mu_{n} C_{ox}}{2} \frac{W}{L}}} = 1V \pm \sqrt{\frac{0.4 mA}{40 \mu A/V^{2}}} = \begin{cases} 1 + 3.16 V \\ 1 - 3.16 V \end{cases}.$$

Since for channel creation in NMOS  $V_{GS} \ge V_T \Rightarrow V_{GS} = \underbrace{4,16V}_{GS}$ . As both M<sub>1</sub> and M<sub>2</sub> are identical and they have the same V<sub>GS</sub>, they are both in saturation. To find the resistor value,

$$I_{D} = I_{ref} = \frac{V_{DD} - V_{SS} - V_{GS}}{R_{ref}} \Rightarrow R_{ref} = \frac{V_{DD} - V_{SS} - V_{GS}}{I_{D}} = \frac{0 - (-5V) - 4{,}16V}{0{,}4mA} = \underbrace{\underline{2k1}}_{D}$$

Finally the output resistance is

$$r_o = \frac{V_A}{I_D} = \frac{20V}{0.4mA} = \underline{50k}$$